

# **SystemC Overview and Datatype**

Kun-Chih (Jimmy) Chen 陳坤志

kcchen@nycu.edu.tw

Institute of Electronics,
National Yang Ming Chiao Tung University





# **SystemC Overview**



### What is SystemC

- SystemC is a modeling platform
  - ❖ A set C++ class library to add hardware modeling constructs
  - Simulation kernel
  - Supports different levels of abstraction
    - Untimed Functional Model
    - Transaction Level Model (TLM)
    - Bus Function Model

#### SystemC is

- ❖ A library of C++ classes
  - Processes (for concurrency)
  - Clocks (for time)
  - Hardware data types
  - Wait and watching (for reactivity)
  - Modules, ports, signals (for hierarchy)
  - Abstract ports and protocols (abstract communication)

### SystemC vs. C++

- SystemC is a set of C++ class definitions and a methodology for using these classes.
- C++ class definition means systemc.h and the matching library.
- Methodology means the use of simulation kernel and modeling.
- You can use <u>all of the C++ syntax</u>, semantics, run time library, standard template library (STL) and such.
- However, you need to <u>follow SystemC methodology closely</u> to make sure the simulation executes correctly.

### SystemC vs. HDL

- SystemC is a Hardware Description Language (HDL) from systemlevel down to gate level.
- Modules written in traditional HDLs like Verilog and VHDL can be translated into SystemC but not vise versa. Reason: Verilog and VHDL do not support transaction-level.

### Why do we need SystemC? (1/2)

- The increasingly shortened time to market requirements
  - Verify the design in early time
- The growing complexity
  - Integration of devise devices

#### Therefore...

- High abstraction level simulation for hardware.
- Build a platform to co-verify hardware & software. (i.e., Synopsys PA)
- Decreasing the risk of project failure.

### Why do we need SystemC? (2/2)



### **Design Domains and Levels**



### What levels does SystemC play for?



### SystemC becomes a popular HDL since 2005

電子工程専輯 > EDA/IP

EDA/IP RSS

#### SystemC逐漸成為IC設計的通用語言

上網時間: 2005年06月27日 🖶 打印版 🚨 SHARE

字型大小: A A

關鍵字:SLD SystemC IC設計 system-level design 系統級

tool!--BROKEN TABLE HIDDEN BEGIN

BROKEN\_TABLE\_ HIDDEN\_END -->

參加設計自動化研討會(DAC)的設計師們共聚一堂,就比暫存器傳輸級(RTL)抽象等級更高的IC設計<u>數體工</u>具之前景和缺陷等問題交換了看法。電子系統級設計 (<u>SLD</u>)包含許多組成元素,利用類似SystemC的軟體代碼來定義用於開發積體電路的結構模型。SystemC已被談論了許多年,專家們表示如今該語言正逐漸成為 IC設計通用語言。

「SystemC使多級協同設計及測試在許多等級上成為可能——應用、作業系統和元件驅動器及RTL。」意法半導體(ST) SoC平台自動化技術部Charles Pilkington 表示。盡管SystemC已經入侵成功,Pilkington仍希望能改進SystemC,包括能在語言中增強模擬及除錯定義。

「SystemC很好,雖然並不完美。」IBM公司Thomas J. Watson研究中心系統級設計部研究員Reinaldo Bergamaschi如此說。他對該語言允許用同一種語言寫 模型/分析和演算法表示歡迎。他並呼籲開放研發團體應該更投入這樣的運作,並以更多類似於Linux的揭獻方式來開放SystemC平台。他表示,SystemC工具和 方法論之間也需要在目前RTL流程下有更好的聯繫。

方便管理65nm SoC複雜性是另一個轉向SystemC的原因。飛利浦半導體公司技術與標準總監Ralph von Vignau表示:「我們正向更靈活的65nm結構轉移,需 要更多多工和自動化,這些結構需要針對功率、性能和範圍進行最佳化。」此外,Spirit聯盟主席Von Vignau則指出,可以幫助加速產品上市也是業界轉向 SystemC的一個原因。

目前,開放式SystemC處理級建模(TLM,transaction-level modeling)正獲得像飛利浦半導體、意法半導體和IBM這種大型公司開發人員的支援。TLM標準1.0版 定義了鷹用編程介面(API)和庫,設計用於促進IP共享與多工,加速EDA工具開發,並使得OEM能夠更容易地使用TLM。

### SystemC becomes a popular HDL since 2005

電子工程車輯 > EDA/IP

EDA/IP RSS

SystemC促使SoC設計走向更高抽象層

上網時間: 2005年11月02日 🖶 打印版 🔼 SHARE

] 字型大小: A A

關鍵字:SystemC SoC 抽象層 開放原始碼 RTL

當SystemC語言以一種新的開放原始碼語言在1999年間世時,給設計工程師中帶來了不小的困惑。什麼是 SystemC?一種硬體設計語言?如果是的話,怎麼能是以C++為基礎的呢?一種行為級語言?那麼它為什 廖又這麼像RTL?它會不會取代Verilog和VHDL?其關鍵問題就在於它到底是做什麼的?

五年過去了,以上的所有問題都有答案了。不僅SystemC存活下來了,而且它在SoC設計流程中的優點也 被認可了。從最初的只被歐洲和日本的少數架權設計者所採用到現在廣泛應用於北美的設計者,許多成功 應用SystemC進行設計公司和組織已經將它融入到他們的設計流程中。

OSCI(Open SystemC Initiative)組織網站的點選率和人們對SystemC語言的興趣迅速上升,目前SystemC 的專利數量已超過22,000而且還在增加中。很明顯SystemC已經成功定位,再不被認為是HDL的替代者, 而是連接建構系統行為級模型的系統架構師和編寫RTL建置程式碼的工程師之間的橋樑。正是因為它從新 的2.1版本開始加強了事務級的建模能力,SystemC才能跨越這兩個世界而且幫助進行軟硬體協同模擬。更 可喜的是,OSCI和OCPIP(Open Core Protocol International Partnership)正為建置一種能共享的建模結構 而繼續合作,如果成功將會使第三方的IP更容易整合在SystemC環境中。OCPIP是一個產業的聯盟,致力 於製作一種通用的IP介面。現在已經有不少SystemC的電子系統級(ESL)工具和方法問世,使人們夢寐已久 的系統級設計流程得以實現。

### SystemC becomes a popular HDL since 2005



對於AI的「特定領域」(domain specific)架構特性,Mentor的Sawicki則認為高階合成技術(HLS)是最佳化設計方法;他指出,HLS能支援對AI應用十分關鍵的架構探索,特別是與記憶體相關的配置以及功耗分析。Mentor的Catapult HLS平台則能提供設計工程師以標準化的ANSI C++與SystemC語言來描述功能意圖,以高速度產生高品質的RTL;這將大幅降低AI設計的驗證成本。Catapult HLS平台還包括系統整合所需的FPGA展示器(demonstrator)、CPU子系統、軟硬體介面與HLS加速器範本;Nvidia的Tegra X1晶片就是Catapult HLS平台的成功設計案例之一。

### SystemC Myth

- It is a language to unify the design environment, SW and HW. A unified design environment.
  - Well, this is a dream in the academy. In industry, this is a long way to go and as of today, SystemC is not the answer. Notice, <u>SystemC is an HDL</u>, <u>it itself does not support software performance measure mechanism.</u>
- Will the day that a unified design language be realized?
  - We just don't know. But people are talking about UML, the Unified Modeling Language.

### **Evolution of SystemC**

- Version 1
  - It is just another HDL, not much to do with system-level design.
- Version 2
  - With the adding of channel, now it is a serious system-level language
    - ➤ Signal, Mutex, FIFO
  - Add some programming features
- Version 2.3
  - Support for transaction-level modeling (TLM)



### SystemC 2.0 Language Architecture

#### Methodology-Specific Libraries

Master/Slave Library, etc.

#### Layered Libraries

Verification Library Static Dataflow, etc.

#### Primitive Channels

Signal, Mutex, Semaphore, FIFO, etc.

#### Core Language

Modules

Ports

**Processes** 

Interfaces

Channels

**Events** 

**Event-driven simulation** 

#### Data Types

4-valued Logic type

4-valued Logic Vectors

Bits and Bit Vectors

Arbitrary Precision Integers

Fixed-point types

C++ user-defined types

#### C++ Language Standard

### SystemC 2.1 Language Architecture

#### Methodology-Specific Libraries

Master/Slave Library, etc.

#### Layered Libraries

Verification Library, Static Dataflow, etc.

#### **Primitive Channels**

Signal, Mutex, Semaphore, FIFO, etc.

#### **Core Language**

Modules
Ports
Processes
Interfaces
Channels

**Events** 

#### **Data Types**

4-valued Logic Type
4-valued Logic Vectors
Bits and Bit Vectors
Arbitrary Precision Integers
Fixed-Point Types

#### **Event-Driven Simulation**

Events, Processes

#### C++ Language Standard

### SystemC 2.3 Language Architecture

#### Methodology-Specific Libraries

Master/Slave Library, etc.

#### Layered Libraries

Verification Library, TLM Library, etc.

#### **Transaction-Level Modeling**

#### **Primitive Channels**

Signal, Mutex, Semaphore, FIFO, etc.

#### **Core Language**

Modules Ports Processes Interfaces

Channels

**Events** 

#### Data Types

4-valued Logic Type
4-valued Logic Vectors
Bits and Bit Vectors
Arbitrary Precision Integers
Fixed-Point Types
C++ User-Defined Types

#### **Event-Driven Simulation**

Events, Processes

#### C++ Language Standard

### Different Abstract Models (1/2)



## Different Abstract Models (2/2)

- Three degrees of time accuracy
  - Un-timed computation/communication
    - pure functionality of the design without any implementation details
  - Approximate-timed computation/communication
    - contains system-level implementation details, such as the selected system architecture, the mapping relations between processes of the system specification and the processing elements of the system architecture
    - the execution time is usually estimated at the system level without cycle-accurate RTL/ISS (instruction set simulation) level evaluation
  - Cycle-timed computation/communication
    - contains implementation details at both system level and the RTL/ISS level, such that cycle-accurate estimation can be obtained

## **Specification Model (A)**

The functionality of the system is specified in this abstraction level.



### **Component-Assembly Model (B)**

❖ The system may be composed of CPU,DSP or other IPs. The system architecture can estimate the computational time without consideration of the communication time. The number of required processing elements is determined in this level.

Ch12, ch13 and ch23: channels

PE1, PE2 and P3: Processing element





### **Bus Arbitration Model (C)**

The data transfer is implemented by the message-passing channel without cycle-accuracy, pin-accuracy and specific detailed protocol.



### **Bus Functional Model (D)**

- The message-passing channels are replaced by protocol channels via the procedure of protocol refinement.
- The protocol channels are both cycle-accurate with the specific protocol.



### Cycle-Accurate Computation Model (E)

- The processing elements (PE) or IPs are cycle-accurate which may be RTL models.
- The converters or adapters are required to convert data transfer between the higher abstraction channel model and lower abstraction PE or IP models.



### **TLM Design Flow**



### **Component Assembly**

- Based on the analysis of the algorithm we need to:
  - partition the algorithm into Software/Hardware
  - select the general-purpose processor or the DSP
  - design IPs or select IPs from library
  - choose Real-Time Operation System (RTOS) if necessary





### **Communication Exploration**

- We need to
  - map channels to buses (centralized or backdoor)
  - assign bus-accessing properties for each IP (master or slave)
  - decide the bus arbitration policy





## **Protocol Refinement (Platform-based)**

- We need to determine the pin- and cycle-accurate bus protocols.
- And the details of the bus control signal are contained.





#### **IP Refinement**

- The IPs are refined to pin-and cycle-accuracy.
- The embedded software is optimized to achieve high performance.
- The wrapper to transfer the data between IPs and bus are designed.



### **IP Replacement**

- Some important IPs are modeled with pin- or cycle-accuracy.
- The cross-level adaptors are required to bridge the models in different abstraction level.
- The IPs are replaced or refined one by one.







#### **Communication Refinement**

- We should decide the pin- and cycle-accurate bus protocol.
- The wrapper to transfer the data between IPs and bus are required.



### **SystemC Design Flow**



### **Important Concepts in SystemC**

- Module
- Clock
- Process
  - Function
- Even-based simulation
- Communication protocols
  - Channel
  - Interface
- Concurrency



#### **Event-based simulation**

- In hardware design, the hardware will be activated when the input signal changes.
- In SystemC, the function is not called in order but is triggered according to the event
- An event is something that happens at specific point in time
  - Sensitive signal

### Starting Pont: sc\_main

```
❖ C/C++

  int main(int argc, char* argv[])
      BODY OF PROGRAM
      return EXIT CODE; //Zero indicates success
SystemC
  int sc main(int argc, char* argv[])
      ELABORATION
      sc start(); //Simulation begins & ends in this function
      [POST-PROCESSING]
      return EXIT CODE; //Zero indicates success
```

Must include "systemc.h"

## **Basic Unit of Design: SC\_MODULE**

- ❖ A SystemC module is the <u>smallest container</u> of functionality with state, behavior, and structure for hierarchical connectivity
- Keyword: SC\_MODULE
- Consist of
  - Ports: communicate with outside (another channel)
  - Process: describe the functionality of module
  - Internal data and channels (sc\_signal, ...etc.)
  - Other modules (sub-module)



#### Communication

- When a block transfers data to another block, an interface for communication between blocks is required
  - Port
  - Channel
  - Interface



# **Parallel Processing**

- C language execute the instructions sequentially
  - The function is called line by line in order
- Different from C language, the hardware design works in parallel
  - Each block operate at the same time

C/C++ Language

```
int main(int argc, char* argv[]){
    statement1
    statement2
    statement3
    statement4
    ...
    return EXIT CODE; //Zero indicates success
}
```

**SystemC Language** 

# A 2-input and-gate class in SystemC

This include file contains all systemc functions and base classes.



All systemC classes start with sc\_

This sets up a class containing a module with a functionality.

This stuff is executed during construction of an and object

This is run to process the input pins.

Calls read and write member functions of pins.

```
#include <systemc.h>
SC MODULE (AND2)
  sc in<bool> a;
                  // input pin a
  sc in<bool> b; // input pin b
  sc out<bool> o; // output pin o
 SC CTOR (AND2)
                   // the ctor
      SC METHOD (and process);
      sensitive << a << b;
 -void and process() {
    o.write( a.read() && b.read() );
};
```

Instantiates the input pins a and b.
They carry boolean signals.
This object inherits all systemC properties of a pin. how this is

actually implemented

is hidden from us!

Similarly, a boolean output pin called o

Tells the simulator which function to run to evaluate the output pin

This is the actual AND operation!

#### **SystemC Program Structure**

```
#include <systemc.h>
#include "and.h"
#include "or.h"
// etc..
int sc main(int argc, char *argv[])
 // 1: Instantiate gate objects
 // 2: Instantiate signal objects
 // 3: Connect the gates to signals
 // 4: specify which values to print
 // 5: put values on signal objects
 // 6: Start simulator run
```

- First a data structure is built that describes the circuit.
- This is a set of module (cell-) objects with attached pin objects.
- Signal objects tie the pins together.
- Then the simulation can be started.
- The simulation needs:
  - input values
  - the list of pins that is to reported.

#### Step 1: make the gate objects



#### Step 2: make the signal objects



```
Boolean signal

// ... continued from previous page

// 2: instantiate the signal objects

sc_signal<bool> A, B, CI; // input nets

sc_signal<bool> CO, SUM; // output nets

sc_signal<bool> or_1, or_2, and_3, and_4; // internal nets

sc_signal<bool> and_5, and_6, nor_7; // internal nets

// ... continued next page
```

A

В

CI

## **Step 3: Connecting pins of gates to signals**



#### Running the simulation (in testbench)

```
// .. continued from previous page
sc initialize(); // initialize the simulation engine
// create the file to store simulation results
sc trace file *tf = sc create vcd trace file("trace");
// 4: specify the signals we'd like to record in the trace file
sc trace(tf, A, "A"); sc trace(tf, B, "B"); sc trace(tf, CI, "CI");
sc trace(tf, SUM, "SUM"); sc trace(tf, CO, "CO");
// 5: put values on the input signals
A=0; B=0; CI=0;
                          // initialize the input values
sc cycle(10);
for( int i = 0 ; i < 8 ; i++ ) // generate all input combinations</pre>
    A = ((i \& 0x1) != 0); // value of A is the bit0 of i
    B = ((i \& 0x2) != 0); // value of B is the bit1 of i CI = ((i \& 0x4) != 0); // value of CI is the bit2 of i
    sc cycle(10);
                                // evaluate
sc close vcd trace file(tf); // close file and we're done
```



# **Datatype**



#### **Overview**

SystemC provides the designer the ability to use any and all C++ data types as well as unique SystemC data types to model systems

| Туре                                           | Description                           | Range                                   | Precision         |
|------------------------------------------------|---------------------------------------|-----------------------------------------|-------------------|
| sc_bit                                         | 2 value single bit type               | 0,1                                     |                   |
| sc_logic                                       | 4 value single bit type               | 0,1,Z,X                                 |                   |
| sc_bv <w></w>                                  | arbitrary sized 2 value vector type   | 0,1                                     |                   |
| sc_lv <w></w>                                  | arbitrary sized 4 value vector type   | 0,1,Z,X                                 |                   |
| sc_int <w></w>                                 | 1~64 bit signed integer type          | -2 <sup>W-1</sup> ~ 2 <sup>W-1</sup> -1 | 1                 |
| sc_uint <w></w>                                | 1~64 bit unsigned integer type        | 0 ~ 2 <sup>W</sup> -1                   | 1                 |
| sc_bigint <w></w>                              | arbitrary sized signed integer type   | -2 <sup>W-1</sup> ~ 2 <sup>W-1</sup> -1 | 1                 |
| sc_biguint <w></w>                             | arbitrary sized unsigned integer type | 0 ~ 2 <sup>W</sup> -1                   | 1                 |
| sc_fixed <w,iw,q,o,n></w,iw,q,o,n>             | templated signed fix point type       | $-2^{iw-1} \sim 2^{iw-1}-2^{iw-w}$      | 2 <sup>iw-w</sup> |
| sc_ufixed <w,iw,q,o,n></w,iw,q,o,n>            | templated unsigned fix point type     | 0 ~ 2 <sup>iw</sup> -2 <sup>iw-w</sup>  | 2 <sup>iw-w</sup> |
| sc_fix(OPs)                                    | untemplated signed fix point type     | $-2^{iw-1} \sim 2^{iw-1}-2^{iw-w}$      | 2 <sup>iw-w</sup> |
| sc_ufix(OPs) untemplated unsigned fix point ty |                                       | 0 ~ 2 <sup>iw</sup> -2 <sup>iw-w</sup>  | 2 <sup>iw-w</sup> |

## sc\_bit

- Two valued data type representing a single bit
- Can have the value '0'(false) or '1'(true) only
- Useful for modeling parts of the design where 'Z' (high impedance) or 'X' (unknown) values are not needed

| Classes    | Operators |         |      |         |  |  |  |
|------------|-----------|---------|------|---------|--|--|--|
| Bitwise    | ~ (not)   | & (and) | (or) | ^ (xor) |  |  |  |
| Assignment | =         | &=      | =    | ^=      |  |  |  |
| Equality   | ==        | !=      |      |         |  |  |  |

#### Example: sc\_bit

```
sc_bit a, b, c;
                           //declaration
bool d;
a = '0';
                           //use char literals
b = '1';
a = a \& b;
a &= b;
                           //equivalent
d = true;
c = a \mid d;
                           //can be mixed with C/C++ bool type
```

## sc\_logic

- A more general single bit data type
- Can have the value '0'(false), '1'(true), 'Z' (high impedance) or 'X' (unknown)
- Most common data type used for simulations at the RTL

| Classes    | Operators |         |      |         |  |  |  |
|------------|-----------|---------|------|---------|--|--|--|
| Bitwise    | ~ (not)   | & (and) | (or) | ^ (xor) |  |  |  |
| Assignment | =         | &=      | =    | ^=      |  |  |  |
| Equality   | ==        | !=      |      |         |  |  |  |

#### Example: sc\_logic

```
bool w;
sc_bit x;
sc_logic y, z;
                          //sc bit and sc logic
W = X == y;
                          //sc logic and sc logic
w = y != z;
w = y == '1';
                          //sc logic and literal
                          //sc_bit to sc_logic
y = x;
                          //sc logic to sc bit
x = y;
```

/\*if the value of y is 'Z' or 'X' when assignment occurs, the result of the assignment is undefined and a runtime warning is issued\*/

#### **Example: 3-state buffer**

```
SC MODULE(tristate buf) {
                                          input
                                                                     output
   sc in < sc bit > input;
   sc out< sc logic > output;
   sc in< sc bit > enable;
                                        enable
    void process() {
         sc bit in, en;
         sc logic out;
         in=input; en=enable; // reading inputs to temporary variables
         if(en)
            out = in;
         else
            out = 'z';
         output = out; // writing a temporary variable to output
   SC CTOR(tristate buf) {
         SC METHOD (process);
         sensitive << enable << input;
};
```

# sc\_bv<W>

Two valued arbitrary length vector to be used for large bit vector manipulation

| Classes        |              | Operators   |              |    |    |    |  |  |  |
|----------------|--------------|-------------|--------------|----|----|----|--|--|--|
| Bitwise        | ~            | &           |              | ٨  | << | >> |  |  |  |
| Assignment     | =            | &=          | =            | ^= |    |    |  |  |  |
| Equality       | ==           | !=          |              |    |    |    |  |  |  |
| Bit selection  |              |             |              |    |    |    |  |  |  |
| Part selection | range()      |             |              |    |    |    |  |  |  |
| Concatenation  | (,)          |             |              |    |    |    |  |  |  |
| Reduction      | and_reduce() | or_reduce() | xor_reduce() |    |    |    |  |  |  |

#### Example: sc\_bv<W>

```
sc_bit w;
sc_bv<8> x,y;
sc bv<16> z;
z = "1111111111111";
                                //string of 0 and 1 can be assigned to sc bv
y = "00000000"
w = z.or_reduce();
                                //or all bits in z together
w = z[4];
                                //single bit selection
x = z.range(7,0)
                                //part selection
```

#### Example: sc\_bv<W>

```
sc bit w;
sc_bv<8> x, y;
sc bv<16> z;
                                  //concatenation of bit vectors
z = (x, y);
y = (z.range(15,12), z.range(3,0)); //mixed concatenation and part selection
(x.range(4,1), y.range(6,3)) = z.range(11,4);
/*bit selection, part selection and concatenation work on both sides of an
assignment operator and in expressions*/
cout << "z = " << z.to string();
                                 //print a human readable character string
```

## sc\_lv<W>

- Similar to sc\_bv but can have 'Z' and 'X' value
- Always slower than sc\_bv type in simulation

| Classes        |              | Operators   |              |    |    |    |  |  |  |
|----------------|--------------|-------------|--------------|----|----|----|--|--|--|
| Bitwise        | ~            | &           |              | ٨  | << | >> |  |  |  |
| Assignment     | =            | &=          | =            | ^= |    |    |  |  |  |
| Equality       | ==           | !=          |              |    |    |    |  |  |  |
| Bit selection  |              |             |              |    |    |    |  |  |  |
| Part selection | range()      |             |              |    |    |    |  |  |  |
| Concatenation  | (,)          |             |              |    |    |    |  |  |  |
| Reduction      | and_reduce() | or_reduce() | xor_reduce() |    |    |    |  |  |  |

#### Example: sc\_lv<W>

```
sc_lv<8> bus1;
if(enable)
  bus1 = "01xz10xx";
else
  bus1 = "zzzzzzzzz";
cout<<bus1.to_string(); // OR: cout<<bus1</pre>
```

#### sc\_int<W> , sc\_uint<W>

- Fixed Precision Unsigned and Signed Integers
  - Integer variables with fixed width (number of bits)
    - Provides up to 64 bits (size of long int in C/C++ language)
  - Signed representation uses 2's complement

| Classes        | Operators |    |    |    |    |    |                |           |    |
|----------------|-----------|----|----|----|----|----|----------------|-----------|----|
| Bitwise        | ~         | &  |    | ۸  | << | >> |                |           |    |
| Arithmetic     | +         | -  | *  | /  | %  |    |                |           |    |
| Assignment     | =         | += | -= | *= | /= | %= | <b>&amp;</b> = | <b> =</b> | ^= |
| Equality       | ==        | != |    |    |    |    |                |           |    |
| Relational     | <         | <= | >  | >= |    |    |                |           |    |
| Autoincrement  | ++        |    |    |    |    |    |                |           |    |
| Autodecrement  |           |    |    |    |    |    |                |           |    |
| Bit selection  | 0         |    |    |    |    |    |                |           |    |
| Part selection | range()   |    |    |    |    |    |                |           |    |
| Concatenation  | (,)       |    |    |    |    |    |                |           |    |

#### Example: sc\_int<W> , sc\_uint<W>

```
int w;
sc bit b;
sc_int<16> x, y;
sc uint<24> z;
w = 200;
z = w * 2;
                                //sc int and sc uint can be used with int
                                //bits that exceed 24 are removed
                               //Z =0000 0000 0000 0001 1001 0000
b = z[3];
                               //b = 0
x = z.range(19, 4);
                               //selection operations work on sc_int or sc_uint
                               //x = 0000 0000 0001 1001
```

#### Example: sc\_int<W> , sc\_uint<W>

```
y = x << 4;
                                   //y = 0000 0001 1001 0000
z.range(15, 0) = x \& y;
                                   //bitwise operations
                                    1/z = 0000 0000 0000 0000 0001 0000
                                    //y = 0000 0001 1001 0001
y += x.range(7, 4);
X++;
//perform compound-assignment and autoincrement like int
z = (x.range(7, 0), y);
                                  //y = 0001 1010 0000 0001 1001 0001
/*concatenation operation can be used to make a larger value from one or
more smaller values*/
```

#### sc\_bigint<W> , sc\_biguint<W>

- Integer with (virtually) no width limit
  - Provides up to MAX\_NBITS bits (defaulted to 512)
  - MAX\_NBITS defined in sc\_constants.h
- Signed representation uses 2's complement
- Operators are the same as sc\_int, sc\_uint

| Classes        | Operators |    |    |    |    |    |    |           |    |
|----------------|-----------|----|----|----|----|----|----|-----------|----|
| Bitwise        | ~         | &  |    | ۸  | << | >> |    |           |    |
| Arithmetic     | +         | -  | *  | /  | %  |    |    |           |    |
| Assignment     | =         | += | -= | *= | /= | %= | &= | <b> =</b> | ^= |
| Equality       | ==        | != |    |    |    |    |    |           |    |
| Relational     | <         | <= | >  | >= |    |    |    |           |    |
| Autoincrement  | ++        |    |    |    |    |    |    |           |    |
| Autodecrement  |           |    |    |    |    |    |    |           |    |
| Bit selection  | []        |    |    |    |    |    |    |           |    |
| Part selection | range()   |    |    |    |    |    |    |           |    |
| Concatenation  | (,)       |    |    |    |    |    |    |           |    |

#### **Speed Issue**

Integer Types



with MAX\_NBITS not defined

Bit and Logic Types



# **Fixed Point Types (1/4)**

- When designers model at a high level, floating point numbers are useful to model arithmetic operations
  - can handle a very large range of values
  - easily scaled
- In hardware floating point data types are typically converted or built as fixedpoint data types
  - to minimize the amount of hardware needed to implement the functionality

# Fixed Point Types (2/4)

4 basic fixed-point type in SystemC

sc\_fixed

sc\_fix

sc\_ufixed

- sc\_ufix
- sc\_fixed and sc\_ufixed uses static arguments to specify the functionality
  - setup at compile time and do not change
- sc\_fix and sc\_ufix can use argument types that are nonstatic
  - sc\_fix and sc\_ufix can use variables to determine arguments at runtime (i.e., even-driven datatype adjustment)

# Fixed Point Types (3/4)

- No mixing of signed / unsigned / other type is allowed
- When perform binary bitwise operations, two operands are aligned by the binary point (.)
  - the maximum word length and maximum fractional word length are taken
  - ❖ Both operands are converted to this type first

| Classes        | Operators                   |             |          |         |    |    |    |   |    |
|----------------|-----------------------------|-------------|----------|---------|----|----|----|---|----|
| Bitwise        | ~                           | &           |          | ^       |    |    |    |   |    |
| Arithmetic     | +                           | -           | *        | /       | %  | << | >> |   |    |
| Assignment     | =                           | +=          | -=       | *=      | /= | %= | &= | = | ^= |
| Equality       | ==                          | !=          |          |         |    |    |    |   |    |
| Relational     | <                           | <=          | >        | >=      |    |    |    |   |    |
| Autoincrement  | ++                          |             |          |         |    |    |    |   |    |
| Autodecrement  |                             |             |          |         |    |    |    |   |    |
| Bit selection  | [] (return sc_fxnum_bitref) |             |          |         |    |    |    |   |    |
| Part selection | range(                      | ) (return s | c_fxnum_ | subref) |    |    |    |   |    |

# **Fixed Point Types (4/4)**

Fixed point type is declared with the following syntax:

- sc\_fixed<wl, iwl, q\_mode, o\_mode, n\_bits> x;
- sc\_ufixed<wl, iwl, q\_mode, o\_mode, n\_bits> y;

Focus in this class

- sc\_fix x(list of options);
- sc\_ufix y(list of options);

# arguments for sc\_fixed and sc\_ufixed (1/2)

- wl Total word length
  - the total number of bits used in the type
- iwl Integer word length
  - the number of bits that are to the left of the binary point (.)



# arguments for sc\_fixed and sc\_ufixed (2/2)

- q\_mode Quantization mode
  - determines the behavior of the fixed point type when the result of an operation generates more precision in the least significant bits than is available as specified by the word length and integer word length parameters
- o\_mode Overflow mode
  - determines the behavior of the fixed point most significant bits when an operation generates more precision in the most significant bits than is available
- n\_bits Number of saturated bits
  - only used for overflow mode and specifies how many bits will be saturated if a saturation behavior is specified and an overflow occurs

#### wl and iwl

- wl
  - must be greater than 0
- iwl
  - can be positive or negative, and larger than the word length

| wl | iwl | representation signed ra |                   | unsigned range |
|----|-----|--------------------------|-------------------|----------------|
| 5  | 7   | xxxxx00.                 | [-64,60]          | [0,124]        |
| 5  | 5   | XXXXX.                   | [-16,15]          | [0,31]         |
| 5  | 3   | XXX.XX                   | [-4,3.75]         | [0,7.75]       |
| 5  | 1   | X.XXXX                   | [-1,0.9375]       | [0,1.9375]     |
| 5  | 0   | 0.xxxxx                  | [-0.5,0.46875]    | [0,0.96875]    |
| 5  | -2  | 0.ssxxxxx                | [-0.125,0.109375] | [0,0.234375]   |
| 1  | -1  | 0.sx                     | [-0.25,0]         | [0,0.25]       |

#### **Quantization Mode**

- Determine what happens to the LSBs when more bits of precision are required than are available
- EX: 1011.011 assigned to a sc\_fixed in format of xxxx.xx 1011.014

| Quantization Mode            | Name           |
|------------------------------|----------------|
| Round                        | SC_RND         |
| Round towards zero           | SC_RND_ZERO    |
| Round towards minus infinity | SC_RND_MIN_INF |
| Round towards infinity       | SC_RND_INF     |
| Convergent rounding          | SC_RND_CONV    |
| Truncate (default)           | SC_TRN         |
| Truncation toward zero       | SC_TRN_ZERO    |

# SC\_RND

- Round the value to the closest representable number
- Accomplished by adding the MSB of the removed bits to the remaining bits
- ◆ 1011.011  $\rightarrow$  101101 + 1  $\rightarrow$  101110  $\rightarrow$  1011.10



Round-Toward-Nearest



Round-Half-Up (Positive Values)



# SC\_RND\_ZERO

- Perform SC\_RND if the two nearest representable numbers are not equal distance apart
- Otherwise rounding to zero will be performed
- For positive numbers the redundant bits are simply deleted, for negative numbers the MSB of the deleted bits is added to the remaining bits







# SC\_RND\_MIN\_INF

- Perform SC\_RND if the two nearest representable numbers are not equal distance apart
- Otherwise round towards minus infinity by eliminating the redundant bits
- ◆ 1011.011 → 1011.01





## SC\_RND\_INF

- Perform SC\_RND if the two nearest representable numbers are not equal distance apart
- Otherwise the number is rounded towards plus infinity if positive or minus infinity if negative
- For positive numbers the MSB of the deleted bits is added to the remaining bits, for negative numbers the redundant bits are deleted
- ◆ 1011.011 → 1011.01



#### SC\_RND\_CONV

- Perform SC\_RND if the two nearest representable numbers are not equal distance apart
- Otherwise this mode checks the LSB of the remaining bits, if the LSB is 1 this mode will round towards plus infinity, if the LSB is 0 this mode will round towards minus infinity

## SC\_TRN

- The default quantization mode to be used if no other value is specified
- The result is always rounded towards minus infinity
- The redundant bits are always deleted no matter whether the number is positive or negative
- ◆ 1011.011 → 1011.01

#### SC\_TRN\_ZERO

- Perform SC\_RND for positive numbers
- For negative numbers the result is rounded towards zero (SC\_RND\_ZERO)
- Accomplished by deleting the redundant bits on the right side and adding the sign bit to the LSBs of the remaining bits
- Only occurs if at least one of the deleted bits is nonzero
- 1011.01 $\stackrel{4}{\rightarrow}$  101101 + 1  $\stackrel{2}{\rightarrow}$  101110  $\stackrel{2}{\rightarrow}$  1011.10

#### **Saturation Mode**

- Determine what happens when the result of an operation generates more bits on the MSB side than are available
- EX: 1011.011 assigned to a sc\_fixed in format of xxx.xxx1011.011

| Saturation Mode            |                      | Name        |  |
|----------------------------|----------------------|-------------|--|
| Saturation                 |                      | SC_SAT      |  |
| Saturation to zero         |                      | SC_SAT_ZERO |  |
| Symmetrical saturation     |                      | SC_SAT_SYM  |  |
| Wrap-around                | n_bits = 0 (default) | SC_WRAP     |  |
|                            | n_bits > 0           |             |  |
| Sign magnitude wrap-around | n_bits = 0           | SC_WRAP_SM  |  |
|                            | n_bits > 0           |             |  |

# SC\_SAT

Convert the specified value to MAX for overflow or MIN for an underflow

**♦**  $\underline{1}$ 011.011 →  $\underline{1}$   $\underline{0}$ 11.011 →  $\underline{1}$ 00.000



# SC\_SAT\_ZERO

Set the result to 0 for any input value that is outside the representable range

**❖**  $\frac{1}{2}$ 011.011 →  $\frac{1}{2}$ 011.011 →  $\frac{1}{2}$ 000.000



#### SC\_SAT\_SYM

Convert the specified value, defined by designer, to MAX for overflow or -MAX for an underflow

**♦**  $\underline{1}011.011 \rightarrow \underline{1}\ \underline{0}11.011 \rightarrow \underline{1}01.000$ 



What is the difference between SC\_SAT and SC\_SAT\_SYM?

# $SC_WRAP$ , $n_bits = 0$

- The default overflow mode
- Any MSB bits outside the range of the target type are deleted
- **❖**  $\frac{1}{0}$ 011.011 →  $\frac{1}{0}$ 11.011 →  $\frac{0}{0}$ 11.011

## $SC_WRAP$ , $n_bits > 0$

- n\_bit MSB bits are to be saturated
- The sign bit is retained so that positive numbers remain positive and negative numbers remain negative
- The bits that are not saturated are simply copied

For 
$$n_bits = 2$$

$$1011.011 \rightarrow 1011.011 \rightarrow 101.011$$

## $SC_WRAP_SM$ , $n_bits = 0$

- Delete any MSB bits that are outside the result word length
- If the MSB of remaining bit is different from the LSB of deleted bits, all the remaining bits are inverted
- **♦**  $\underline{1}011.011 \rightarrow \underline{1}011.011 \rightarrow \underline{1}00.100$

## SC\_WRAP\_SM , n\_bits > 0

- Delete any MSB bits that are outside the result word length
- n\_bits MSB bits will be saturated and the sign bit retained
- If the LSB of saturation bits is different from the original bit, the remaining bits are inverted
- ❖ For n\_bits = 2
- - $\rightarrow 101.011 \rightarrow 100.100$

#### **Others**



SC\_WRAP, n\_bits=0



SC\_WRAP, n\_bits=1



SC\_WRAP\_SM, n\_bits=0



SC\_WRAP\_SM, n\_bits=1

#### **Performance** issue

Datatypes that close to C++ built-in types would be faster

|         | Datatypes                                    |              |             |         |  |
|---------|----------------------------------------------|--------------|-------------|---------|--|
| Fastest | C++ built-in types (e.g. int, char and bool) |              |             |         |  |
|         | sc_int<>                                     | sc_uint<>    |             |         |  |
|         | sc_bit                                       | sc_bv<>      |             |         |  |
|         | sc_logic                                     | sc_lv<>      |             |         |  |
|         | sc_bigint<>                                  | sc_biguint<> |             |         |  |
| Slowest | sc_fixed<>                                   | sc_fix       | sc_ufixed<> | sc_ufix |  |